发明名称 Method for forming a gate dielectric with high-K and low-K regions
摘要 <p>A method for forming a gate dielectric having regions with different dielectric constants. A dummy dielectric layer is formed over a semiconductor structure. The dummy dielectric layer is patterned to form a gate opening. A high-K dielectric layer is formed over the dummy dielectric and in the gate opening. A low-K dielectric layer is formed on the high-K dielectric layer. Spacers are formed on the low-K dielectric layer at the edges of the gate opening. The low-K dielectric layer is removed from the bottom of the gate opening between the spacers. The spacers are removed to form a stepped gate opening. The stepped gate opening has both a high-K dielectric layer and a low-K dielectric layer on the sidewalls and at the edges of the bottom of the gate opening and only a high-k dielectric layer in the center of the bottom of the stepped gate opening. A gate electrode is formed in the stepped gate opening. <IMAGE></p>
申请公布号 EP1227514(A2) 申请公布日期 2002.07.31
申请号 EP20020368012 申请日期 2002.01.25
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 CHAN, LAP;QUEK, ELGIN;SUNDARESAN, RAVI;PAN, YANG;LEE, JAMES YONG MENG;LEUNG, YING KEUNG;PRADEEP,YELEHANKA RAMACHANDRAMURTHY;ZHENG, JIA ZHEN
分类号 H01L21/28;H01L21/336;H01L29/423;H01L29/43;H01L29/49;H01L29/51;H01L29/78;H01L29/786;(IPC1-7):H01L21/28 主分类号 H01L21/28
代理机构 代理人
主权项
地址