发明名称 PRIORITY SIGNALING FOR CELL SWITCHING
摘要 A switching node (20) has a semiconductor switch core (22) and plural switch port devices (24). The semiconductor switch core comprises a two dimensional buffer matrix having one buffer memory (40) per crosspoint to which cells having differing priority classes are written. The switch core further has plural switch core ports (30), with each of the switch core ports writing traffic cells to a row (42) of the matrix and reading traffic cells from a column (44) of the matrix. For each crosspoint of the matrix a high priority signaling element (46H) is formed in the semiconductor switch core. A novel low priority cell flusing operation the present invention moots any cell blocking problems.
申请公布号 WO0241591(A3) 申请公布日期 2002.07.25
申请号 WO2001SE02392 申请日期 2001.10.30
申请人 TELEFONAKTIEBOLAGET LM ERICSSON (PUBL) 发明人 PETERSEN, LARS-GOERAN;HOERLIN, DAN
分类号 H04L12/54;H04L12/70;H04L12/933 主分类号 H04L12/54
代理机构 代理人
主权项
地址