发明名称 Variable frequency divider circuit
摘要 In a variable frequency divider formed of a latch train, a frequency division ratio is set through selective invalidating a feedback signal to a first stage latch from the last stage latch. A size of MOS (metal-insulator-semiconductor) transistors for switching the division ratio is made larger than that of other MOS transistors in differential stages in the last stage latch circuit. Further, differential signals are transmitted as feedback signals to the first stage latch circuit. A F/(F+1) prescaler which operates stably with a low current consumption under a low power supply voltage condition is implemented.
申请公布号 US2002097072(A1) 申请公布日期 2002.07.25
申请号 US20010961184 申请日期 2001.09.24
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 WAKADA HIDEYUKI;KATO NAOYUKI;SATOH HISAYASU;KOMURASAKI HIROSHI
分类号 H03K23/64;H03K23/66;(IPC1-7):H03D3/00 主分类号 H03K23/64
代理机构 代理人
主权项
地址