发明名称 NCO based frequency synthesizer with jitter modulation
摘要 An improved synchronization circuit has a numerically controlled oscillator (NCO) having an accumulator, a number line, and feedback line fed back from the accumulator output. The accumulator repeatedly adds the number represented on the number line and the number represented on the feedback line and feedbacks the result to the accumulator. The result rolls over to zero as would an odometer when it reaches a maximum value. When the number represented on number input is properly selected by, for example, a microprocessor, a data stream representing the most significant bit of the result has jitter. The synchronization circuit also has a phase-locked loop (PLL) configured to receive the data stream of the most significant bit. The frequency of the most significant bit stream and the frequency of the jitter on that bit stream are controlled by the number at the number input. The number is chosen to maximize the jitter frequency and thus maximize jitter attenuation through the PLL.
申请公布号 US6424185(B1) 申请公布日期 2002.07.23
申请号 US19980083646 申请日期 1998.05.22
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 WOLF CHRISTOPHER K.
分类号 H03L7/06;H04N7/62;(IPC1-7):H03K5/00;H03L7/00 主分类号 H03L7/06
代理机构 代理人
主权项
地址