发明名称 SEMICONDUCTOR CALIBRATION STRUCTURES, SEMICONDUCTOR CALIBRATION WAFERS, CALIBRATION METHODS OF CALIBRATING SEMICONDUCTOR WAFER COATING SYSTEMS, SEMICONDUCTOR PROCESSING METHODS OF ASCERTAINING LAYER ALIGNMENT DURING PROCESSING AND CALIBRATION METHODS OF
摘要 Semiconductor wafer coating system calibration structures and methods are described. In one embodiment, a calibration structure includes a perimetral edge bounding a calibration body. A calibration edge is spaced from the perimetral edge and is positioned over the calibration body. Together, the edges define a distance therebetween which is configured to calibrate a wafer coating system. In a preferred embodiment, the edges define respective termination distances configured to calibrate multiple different wafer coating systems. In another embodiment, a calibration pattern is formed over a semiconductor wafer. A layer of material is formed over the calibration pattern by a coating system, and selected portions thereof removed by the system. The positions of unremoved portions of the layer of material are inspected relative to the calibration pattern to ascertain whether the coating system removed the selected portions within desired tolerances. If not, the coating system is calibrated to within desired tolerances.
申请公布号 US6412326(B1) 申请公布日期 2002.07.02
申请号 US19990443179 申请日期 1999.11.19
申请人 PHILIPS ELECTRONICS NORTH AMERICA CORP. 发明人 HUBBARD WALTER B.;NAPOLITANO LISA
分类号 G03F7/16;G03F7/20;(IPC1-7):H01L21/00 主分类号 G03F7/16
代理机构 代理人
主权项
地址