发明名称 Watchdog timer and method for detecting abnormal operation of computer, and computer including the timer
摘要 A counter counts pulses of a clock generated by an oscillator. A control register clears the counted value, in response to a reset signal sent from an external circuit. In the case where the counted value exceed, a limit value, an output control circuit outputs a reset signal for instructing to execute the reset process, to the external circuit. This reset signal is provided also to the control register. The control register controls the counter to count the pulses of the clock, in response to the reset signal. Then, abnormal operations occurring in the external circuit during the execution of the reset process can be detected.
申请公布号 US2002083375(A1) 申请公布日期 2002.06.27
申请号 US20010028111 申请日期 2001.12.20
申请人 NEC CORPORATION 发明人 INDO SEIYA
分类号 G06F11/30;G06F11/00;(IPC1-7):H04L1/22 主分类号 G06F11/30
代理机构 代理人
主权项
地址