发明名称 Sacrificial polysilicon sidewall process and rapid thermal spike annealing for advance CMOS fabrication
摘要 A process for making abrupt, e.g. <20 nm/decade, PN junctions and haloes in, e.g., CMOSFETs having gate lengths of, e.g. <50 nm, uses a mask, e.g., sidewall spacers, during ion implantation of gate, source, and drain regions. The mask is removed after source-drain activation by annealing and source and drain extension regions are then implanted. Then the extension regions are activated. Thereafter halo regions are implanted and activated preferably using spike annealing to prevent their diffusion. The process can also be used to make diodes, bipolar transistors, etc. The activation annealing steps can be combined into a single step near the end of the process.
申请公布号 US2002076889(A1) 申请公布日期 2002.06.20
申请号 US20000736877 申请日期 2000.12.14
申请人 LEE KAM LEUNG;ZHANG YING;SURENDRA MAHESWARAN;SIKORSKI EDMUND M. 发明人 LEE KAM LEUNG;ZHANG YING;SURENDRA MAHESWARAN;SIKORSKI EDMUND M.
分类号 H01L21/265;H01L21/3213;H01L21/336;H01L29/78;(IPC1-7):H01L21/336;H01L21/320 主分类号 H01L21/265
代理机构 代理人
主权项
地址