发明名称 Phase locked loop and method that provide fail-over redundant clocking
摘要 A system and method for switching between input clock signals from different clock sources without losing lock by providing a supplemental correction signal to the loop filter in a phase locked loop (PLL) circuit. The phase detector includes a supplemental correction pulse generator configured to offset, at least partially, the effects of losing an input clock signal from a first clock source failure. The phase detector is coupled to receive the input clock signal and a feedback signal. The phase detector outputs a phase error signal indicative of a comparison between the input clock signal and the feedback signal. The loop filter is coupled to receive the phase error signal and to output an error correction signal. A voltage controlled oscillator is coupled to receive the error correction signal and to generate the output signal of the PLL, with the feedback signal indicative of the output signal. Switching logic is coupled to monitor the input clock signal from the first clock source for a failure. In response to detecting the failure of the first clock source, the switching logic is configured to cause the input clock signal from a second clock source to be provided to the phase detector. This configuration may advantageously maintain lock in the PLL circuit while switching between clock sources for the input clock signal. The phase detector may further include a pulse width limiting circuit. The pulse width limiting circuit is configured to shorten each phase error output signal by a predetermined amount.
申请公布号 US2002075982(A1) 申请公布日期 2002.06.20
申请号 US20010994344 申请日期 2001.11.26
申请人 SUN MICROSYSTEMS, INC. 发明人 DOBLAR DREW G.
分类号 H03L7/00;H03L7/08;H03L7/089;H03L7/095;H03L7/14;(IPC1-7):H03L7/00;H03D3/24;H03L7/06 主分类号 H03L7/00
代理机构 代理人
主权项
地址