发明名称 Dynamic phase alignment circuit
摘要 The invention includes a dynamic phase alignment circuit for aligning the phase of a clock derived from a frequency multiplied version of a reference clock used in a computer system. The dynamic phase alignment circuit includes a few logic gates to perform the operation of delaying the derived clock, detecting its phase misalignment, and correcting such misalignment by incrementally aligning the phase of the derived clock to the reference clock. The invention is capable of aligning the phase of a derived clock to a reference clock in a computer system whose CPU operates at as high a frequency as about 500 MHz or higher.
申请公布号 US2002071510(A1) 申请公布日期 2002.06.13
申请号 US20000732000 申请日期 2000.12.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DRERUP BERNARD CHARLES;SIEGMUND RICHARD
分类号 H03L7/00;H03L7/06;(IPC1-7):H04L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址