发明名称 Integrated circuit with standard cell logic and spare gates
摘要 An integrated circuit comprises an array of standard cell logic having spare gate logic dispersed therein. The spare gate logic is connectable to the standard cell logic through upper level conductors. This allows the design of an integrated circuit to be changed by changing the pattern of the upper level conductors, thereby lowering the cost of making a design change and reducing the disturbance of the original wiring. In an illustrative embodiment, the top two or three metal levels and associated vias are mask-programmable for this purpose. The interconnections from the mask-programmable upper levels to the underlying standard cell logic is accomplished using a regular array of conductor vias interspersed throughout the standard cell array, plus elevated output terminal which create a loop structure completed by the program levels. This allows output terminal loops of the standard cells to be brought up to the mask-programmable metal levels for removal of any standard cell logic. The spare gate logic comprises a relatively small percentage of logic gates as compared to the standard cell logic (typically less than 20 percent). This allows for the economies of production usually associated with conventional standard-cell ASIC arrays, while providing for economical and rapid repair of logic errors and/or the implementation of changes in logic functionality, by requiring changes in only the top metal levels.
申请公布号 US6404226(B1) 申请公布日期 2002.06.11
申请号 US19990400029 申请日期 1999.09.21
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 SCHADT JOHN ANTHONY
分类号 H01L21/82;H01L27/118;H03K19/177;(IPC1-7):H03K19/177;H01L27/10 主分类号 H01L21/82
代理机构 代理人
主权项
地址