发明名称 Process for manufacturing semiconductor device
摘要 A gate oxide layer 11 and a poly-silicon layer 12 are formed on a silicon substrate 10. A tungsten silicide (WSi) layer that includes dopant is formed by a sputtering method or CVD as the metal silicide layer. This layer is designated a first wiring pattern layer 13. Subsequently, a gate G is formed by removing the surrounding portion of the gate oxide layer 11, the poly-silicon layer 12 and the first wiring pattern layer 13, and an insulator film 14 is formed by thermal oxidation. The, a first insulator layer 15 is formed from BPSG, and a contact hole 16 is formed through the first insulator layer 15. After that, a second wiring pattern layer 17 is formed by CVD for covering the first insulator layer 15 as well as the contact hole 16, BPSG is deposited on the second wiring pattern layer 17, and becomes a second insulator layer 18 through thermal treatment. The concentration of the dopant in the first wiring pattern layer 13 equals or is larger than that in the second wiring pattern layer 17.
申请公布号 US6403480(B2) 申请公布日期 2002.06.11
申请号 US20010859381 申请日期 2001.05.18
申请人 OKI ELECTRIC INDUSTRY CO. 发明人 ARAKAWA YOSHIKAZU
分类号 H01L23/522;H01L21/28;H01L21/285;H01L21/3205;H01L21/768;(IPC1-7):H01L21/44 主分类号 H01L23/522
代理机构 代理人
主权项
地址