发明名称 Micro-cell redundancy scheme for high performance eDRAM
摘要 A new micro-cell redundancy scheme for a wide bandwidth embedded DRAM having a SRAM cache interface. For each bank of micro-cell array units comprising the eDRAM, at least one micro-cell unit is prepared as the redundancy to replace a defected micro-cell within the bank. After array testing, any defective micro-cell inside the bank is replaced with a redundancy micro-cell for that bank. A fuse bank structure implementing a look-up table is established for recording each redundant micro-cell address and its corresponding repaired micro-cell address. In order to allow simultaneous multi-bank operation, the redundant micro-cells may only replace the defective micro-cells within the same bank. When reading data from eDRAM, or writing data to eDRAM, the micro-cell array address is checked against the look-up table to determine whether that data is to be read from or written to the original micro-cell, or the redundant micro-cell. The micro-cell redundancy scheme is a flexible and reliable method for high-performance eDRAM applications.
申请公布号 US6400619(B1) 申请公布日期 2002.06.04
申请号 US20010841950 申请日期 2001.04.25
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HSU LOUIS L.;WANG LI-KONG
分类号 G06F12/08;G06F12/16;G11C11/401;G11C29/00;G11C29/04;G11C29/24;(IPC1-7):G11C7/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址