发明名称 Memory device including isolated storage elements that utilize hole conduction and method therefor
摘要 A memory device is presented that utilizes isolated storage elements (200) in a floating gate structure, where tunneling holes (404) are used to program the device and tunneling electrons (504) are used to erase the device. Formation of such a device includes forming a thin tunnel dielectric layer (102) that may be less than 3.5 nanometers. When the control gate electrode (204) of the memory device is negatively biased, the thinner tunnel dielectric (102) allows holes to migrate through the tunnel dielectric to positively charge the isolated storage elements (200). When the device is to be erased, the control gate electrode (204) is positively biased, and rather than forcing the holes back across the tunnel dielectric, electrons present in the channel (402) are pulled through the tunnel dielectric where they recombine with the holes in the floating gate such that the stored positive charge is substantially neutralized.
申请公布号 US6400610(B1) 申请公布日期 2002.06.04
申请号 US20000610078 申请日期 2000.07.05
申请人 MOTOROLA, INC. 发明人 SADD MICHAEL ALAN
分类号 G11C16/04;G11C16/14;H01L21/28;H01L29/788;(IPC1-7):G11C16/04 主分类号 G11C16/04
代理机构 代理人
主权项
地址