发明名称 Divider with cycle time correction
摘要 The oscillator 40 with cycle time correction comprises a low accuracy oscillator 30A generating a clock CLK3, a counter 41 counting the clock CLK3 and cleared by activation of a clear signal CLR1, a register 42 storing a count CN of the counter 41 as a reference value RV in response to activation of a capture signal CAP; a comparator 43 activating a coincidence signal EQ when CN=RV, a control register 44 including a bit outputting a clear signal CLR2, a bit outputting an enable signal EN and a bit outputting a capture signal CAP, and logic circuits 45 and 46 activating the clear signal CLR1 when the clear signal CLR2 is active or when the enable signal EN and the coincidence signal EQ are both active.
申请公布号 US2002063591(A1) 申请公布日期 2002.05.30
申请号 US20000640723 申请日期 2000.08.18
申请人 KINOSHITA TOSHIAKI;ADUMA KUNIO 发明人 KINOSHITA TOSHIAKI;ADUMA KUNIO
分类号 H03K3/353;H03K3/021;H03K3/0231;H03K4/02;H03K23/66;(IPC1-7):H03B19/00 主分类号 H03K3/353
代理机构 代理人
主权项
地址