发明名称 Multiplierless interpolator for a delta-sigma digital to analog converter
摘要 A simplified algorithm for digital signal interpolation and a novel architecture to implement the algorithm in an integrated circuit ("IC") with significant space constraints are presented. According to embodiments of the present invention, the interpolator is divided into two parts. The first part of the interpolator increases the sample rate by a factor of two and smoothes the signal using a half-band Infinite Impulse Response ("IIR") filter. The second part of the interpolator increases the sample rate of the signal by a factor of thirty-two using a zero-order-hold ("ZOH") circuit. In one embodiment, the half-band IIR filter is implemented using an all-pass lattice structure to minimize quantization effects. The lattice coefficients are chosen such that the structure can achieve all filter design requirements, yet is capable of being implemented with a small number of shifters and adders, and no multipliers.
申请公布号 US6392576(B1) 申请公布日期 2002.05.21
申请号 US20010935095 申请日期 2001.08.21
申请人 SONIC INNOVATIONS, INC. 发明人 WILSON GERALD;GREEN ROBERT S.
分类号 H03H17/02;H03H17/04;H03H17/06;(IPC1-7):H03M3/00 主分类号 H03H17/02
代理机构 代理人
主权项
地址