发明名称 Enhancing performance by pre-fetching and caching data directly in a communication processor's register set
摘要 Circuitry to free the core processor from performing the explicit read operation required to read data into the internal register set. The processor's register set is expanded and a "shadow register" set is provided. While the core processor is processing one event the "context" and "data" and other associated information for the next event is loaded into the shadow register set. When the core processor finishes processing an event, the core processor switches to the shadow register set and it can begin processing the next event immediately. With short service routines, there might not be time to fully pre-fetch the "context" and "data" associated with the next event before the current event ends. In this case, the core processor still starts processing the next event and the pre-fetch continues during the event processing. If the core processor accesses a register which is associated with part of the context for which the pre-fetch is still in progress the core processor will automatically stall or delay until the pre-fetch has completed reading the appropriate data.
申请公布号 US2002057708(A1) 申请公布日期 2002.05.16
申请号 US20010919216 申请日期 2001.07.31
申请人 GALBI DUANE E.;SNYDER WILSON P.;LUSSIER DANIEL J. 发明人 GALBI DUANE E.;SNYDER WILSON P.;LUSSIER DANIEL J.
分类号 G06F9/30;G06F9/38;G06F15/78;H04L12/54;(IPC1-7):H04L12/54 主分类号 G06F9/30
代理机构 代理人
主权项
地址