发明名称 HIGH RESOLUTION ADC BASED ON AN OVERSAMPLED SUBRANGING ADC
摘要 <p>A high performance ADC apparatus. The invention apparatus comprises a front end ADC baseline device providing a baseline bit size at a baseline data rate and a selected dynamic range at a baseline clock rate. A first circuit is enabled for translating upward, by a selected factor, a reference clock to produce the baseline clock rate. A second circuit is enabled for decimating the baselien data rate of the baseline device to a data rate reduced by the selected factor, so as to achieve an oversampling rate equal to the selected factor. A final circuit is employed for producing an output data rate less than the baseline clock rate by the selected factor with the final resolution. The method for producing this result includes providing the baseline device having a selected dynamic range at a baseline clock rate; generating the baseline clock rate by translating a reference clock upward by a selected factor; decimating the data rate of the baseline device to a slower data rate so as to achieve a selected degree of oversampling; and producing an output data rate as a sub-multiple of the baseline clock rate with the selected output resolution at the slower data rate. The architecture includes a monolithic substrate on which the baseline ADC provides a dynamic range necessary to satisfy the performance requirements of the final ADC.</p>
申请公布号 WO2002037685(A2) 申请公布日期 2002.05.10
申请号 US2001032617 申请日期 2001.10.15
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址