发明名称 SYMBOL SYNCHRONOUS CIRCUIT AND METHOD
摘要 PROBLEM TO BE SOLVED: To cope with the reception signal of unknown timing without providing external circuits, and to inhibit increment in circuit scale. SOLUTION: Reference pulse generation circuits 11A and 11B, weighting circuits 12A and 12B, a pulse combining circuit 13, and a PLL oscillator 14 are provided. The reference pulse generation circuits 11A and 11B generate a reference pulse in different timing, based on a reception signal 101 that is subjected to phase modulation. The weighting circuits 12A and 12B assigns weight to reference pulse width, outputted from the reference pulse generation circuits 11A and 11B. The pulse combining circuit 13 combines the output of the weighting circuits 12A and 12B. The PLL oscillator 14 synchronizes with the combined reference pulse for generating a synchronous clock. Weight is assigned to the pulse width, and the combined reference pulse is used, thus eliminating the need for changing the reference pulse and loop characteristics in the PLL oscillator by a selection signal according to the timing of the reception signal, and enabling synchronous and random patterns to be synchronized with a signal having various kinds of timing.
申请公布号 JP2002135235(A) 申请公布日期 2002.05.10
申请号 JP20000318156 申请日期 2000.10.18
申请人 MATSUSHITA ELECTRIC IND CO LTD 发明人 KIRYU RYUSUKE;TAKADA MIGAKU;MATSUMOTO ATSUSHI;NARITA TAKANORI
分类号 H03L7/08;H04L7/033;H04L27/22;H04L27/233;H04L27/38 主分类号 H03L7/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利