发明名称 Serial/parallel conversion circuit, data transfer control device, and electronic equipment
摘要 <p>The present invention provides a serial/parallel conversion circuit that has both a serial/parallel conversion function and a buffer function for absorbing clock frequency differences, together with a data transfer control device and electronic equipment. The serial/parallel conversion circuit (elasticity buffer) comprises a data holding register which holds serial data DIN that is input based on a CLK1 clock (480 MHz) in USB 2.0 HS mode; a determination circuit which determines whether or not held data is valid, by unit of a data cell; and a selector which outputs from the data holding register the data of data cells that have been determined to be valid, based on a CLK2 clock (60 MHz) having a frequency lower than that of CLK1. A data cell in which data of the first bit has been determined to be valid is deemed to be valid in the next CLK2 clock cycle. The determination of whether or not data cells are valid is done in each clock cycle of CLK2, and the output of data in a data cell that is determined not to be valid is made to wait for one clockcycle. Awrite pulse signal is generated and the data holding register and data status register are operated thereby. &lt;IMAGE&gt;</p>
申请公布号 EP1202163(A2) 申请公布日期 2002.05.02
申请号 EP20010125159 申请日期 2001.10.23
申请人 SEIKO EPSON CORPORATION 发明人 KAMIHARA, YOSHIYUKI;ISHIDA, TAKUYA
分类号 G06F5/00;G06F5/06;G06F13/00;H03M9/00;H04J3/06;(IPC1-7):G06F5/06 主分类号 G06F5/00
代理机构 代理人
主权项
地址