发明名称 Variable grain architecture for FPGA integrated circuits
摘要 A Variable Grain Architecture is disclosed wherein Variable Grain Blocks (VGB's) are wedged together in mirror opposition to one another to define super-VGB structures. The super-VGB structures are arranged as a matrix within an FPGA device. Each VGB includes progressive function synthesizing layers for forming more complex function signals by folding together less complex function signals of preceding layers. A function spawning layer containing a set of function spawning lookup tables (LUT's) is provided near the periphery of the corresponding super-VGB structure. In one case, the function spawning layer is L-shaped and includes a symmetrical distribution of Configurable Building Blocks. A signal-acquiring layer interfaces with adjacent interconnect lines to acquire input terms for the LUT's and controls. A decoding layer is interposed between the signal-acquiring layer and the function spawning layer for providing strapping and intercept functions. Each VGB has a common controls section, a wide-gating section and a carry-propagating section. Each super-VGB has a centrally-shared section of longline drivers that may be accessed from any of the constituent VGB's. A diversified spectrum of interconnect lines, including 2xL, 4xL, 8xL and direct connect surround each super-VGB to provide different kinds of interconnect.
申请公布号 US6380759(B1) 申请公布日期 2002.04.30
申请号 US20000626094 申请日期 2000.07.26
申请人 VANTIS CORPORATION 发明人 AGRAWAL OM P.;CHANG HERMAN M.;SHARPE-GEISLER BRADLEY A.;TRAN GIAP H.
分类号 H03K19/173;H03K19/177;(IPC1-7):H03K19/177 主分类号 H03K19/173
代理机构 代理人
主权项
地址