发明名称 Method and apparatus for reducing the vulnerability of latches to single event upsets
摘要 A delay circuit includes a first network having an input and an output node, a second network having an input and an output, the input of the second network being coupled to the output node of the first network. The first network and the second network are configured such that: a glitch at the input to the first network having a length of approximately one-half of a standard glitch time or less does not cause the voltage at the output of the second network to cross a threshold, a glitch at the input to the first network having a length of between approximately one-half and two standard glitch times causes the voltage at the output of the second network to cross the threshold for less than the length of the glitch, and a glitch at the input to the first network having a length of greater than approximately two standard glitch times causes the voltage at the output of the second network to cross the threshold for approximately the time of the glitch. The method reduces the vulnerability of a latch to single event upsets. The latch includes a gate having an input and an output and a feedback path from the output to the input of the gate. The method includes inserting a delay into the feedback path and providing a delay in the gate.
申请公布号 US6377097(B1) 申请公布日期 2002.04.23
申请号 US20000525371 申请日期 2000.03.13
申请人 THE UNITED STATES OF AMERICA AS REPRESENTED BY THE ADMINISTRATOR OF THE NATIONAL AERONAUTICS AND SPACE ADMINISTRATION 发明人 SHULER, JR. ROBERT L.
分类号 H03K3/037;H03K3/356;(IPC1-7):H03K3/356 主分类号 H03K3/037
代理机构 代理人
主权项
地址