发明名称 Process to fabricate a source-drain extension
摘要 A process for fabricating a MOSFET device, featuring source/drain extension regions, formed after the utilization of high temperature processes, such as heavily doped source/drain regions, has been developed. Disposable insulator spacers are formed on the sides of doped, SEG silicon regions, followed formation of a gate insulator layer, and an overlying gate structure, on a region of the semiconductor substrate located between the doped SEG silicon regions. The temperature experienced during these process steps result in the formation of the heavily doped source/drain, underlying the SEG silicon regions. Selective removal of the disposable spacers, allows the source/drain extension regions to be placed in the space vacated by the disposable spacers, adjacent to the heavily doped source/drain region. Insulator spacers are then used to fill the spaces vacated by removal of the disposable spacers, directly overlying the source/drain extension regions. Additional iterations include the use of an L shaped spacer, overlying the source/drain extension region, as well as the formation of metal silicide, on the doped SEG silicon regions, and on the gate structures.
申请公布号 US6376319(B2) 申请公布日期 2002.04.23
申请号 US20010972629 申请日期 2001.10.09
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 ANG TING CHEONG;QUEK SHYUE FONG;SONG JUN;YU XING
分类号 H01L21/336;H01L29/78;(IPC1-7):H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址