发明名称 Dynamic ram and semiconductor device
摘要 There are provided a plurality of memory mats, including a plurality of bit lines, a plurality of word lines, and a plurality of memory cells coupled to the plurality of bit lines, and the plurality of word lines are provided in a direction of the bit line. A sense amplifier array including a plurality of latch circuits is provided in areas between the memory mats arranged in the bit line direction, respectively, and a pair of input/output nodes of which are connected to a pair of bit lines separately placed in the memory mats on both sides of the area, respectively. In this case, for a general memory mat other than both end portions in the bit line direction, word lines in any one of the memory mats are activated, while, for end memory mats provided on both end portions in the bit line direction, word lines of both memory mats are activated together.
申请公布号 US6373776(B2) 申请公布日期 2002.04.16
申请号 US20010805167 申请日期 2001.03.14
申请人 发明人
分类号 G11C11/401;G11C5/02;G11C5/06;G11C7/18;G11C8/08;G11C11/4063;G11C11/407;G11C11/4097;G11C29/04;H01L21/8242;H01L27/108;(IPC1-7):G11C8/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址
您可能感兴趣的专利