发明名称 Method of forming an indium retrograde profile via use of a low temperature anneal procedure to reduce NMOS short channel effects
摘要 A method of forming an implanted pocket region, to reduce short channel effects (SCE), for narrow channel length, NMOS devices, has been developed. After forming an initial indium pocket region, with an initial indium profile, in the area of a P type semiconductor to be used to accommodate an N type source/drain region, a low temperature anneal procedure is used to activate indium ions in the initial indium pocket region, and to create a final indium pocket region, featuring a final indium profile. The final indium profile remains unchanged after experiencing subsequent high temperature procedures, such as a post-heavily doped, source/drain anneal. The narrow channel length NMOS devices, fabricated using the low temperature anneal procedure described in this invention, resulted in a reduced Vt roll-off phenomena, when compared to counterpart, narrow channel length NMOS, formed without the benefit of the low temperature anneal procedure.
申请公布号 US6368928(B1) 申请公布日期 2002.04.09
申请号 US20010878455 申请日期 2001.06.12
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 WANG HOWARD CHIH-HAO;LU SU-YU;CHIANG MU-CHI;CHU YU-SEN;TSAI CHAO-JIE;DIAZ CARLOS H.
分类号 H01L21/265;H01L21/336;H01L29/10;(IPC1-7):H01L21/336 主分类号 H01L21/265
代理机构 代理人
主权项
地址