发明名称 Processor architecture having two or more floating-point status fields
摘要 A floating-point unit of a computer includes a floating-point computation unit, floating-point registers and a floating-point status register. The floating-point status register may include a main status field and one or more alternate status fields. Each of the status fields contains flag and control information. Different floating-point operations may be associated with different status fields. Subfields of the floating-point status register may be updated dynamically during operation. The control bits of the alternate status fields may include a trap disable bit for deferring interruptions during speculative execution. A widest range exponent control bit in the status fields may be used to prevent interruptions when the exponent of an intermediate result is within the range of the register format but exceeds the range of the memory format. The floating-point data may be stored in big endian or little endian format.
申请公布号 US6370639(B1) 申请公布日期 2002.04.09
申请号 US19980169482 申请日期 1998.10.10
申请人 INSTITUTE FOR THE DEVELOPMENT OF EMERGING ARCHITECTURES L.L.C. 发明人 HUCK JEROME C.;MARKSTEIN PETER;COLON-BONET GLENN T.;KARP ALAN H.;GOLLIVER ROGER;MORRISON MICHAEL;DOSHI GAUTAM B.;ROZAS GUILLERMO JUAN
分类号 G06F7/00;G06F7/76;G06F9/302;G06F9/32;G06F9/38;(IPC1-7):G06F9/312 主分类号 G06F7/00
代理机构 代理人
主权项
地址