发明名称 High bandwidth clock buffer
摘要 A high bandwidth clock buffer, including a steering circuit, significantly increases the maximum frequency at which CMOS technology can be used to perform high-speed logic functions. In particular, the clock buffer includes a steering circuit for enhancing a voltage follower stage. The steering circuit includes steering transistors positioned between voltage follower transistors and constant current sources. The steering circuit switches all or substantially all of the current from both of the constant current sources through whichever of the two voltage follower transistors is being pulled low, thus doubling the amount of current that is available for slewing when the output is being pulled low. At the same time, since the voltage follower transistor that is being pulled high no longer has to source the constant current I0, the effective maximum current that can be supplied to charge up the load capacitance is increased by approximately I0. The clock buffer provides a higher unity gain bandwidth than a standard CML buffer, while maintaining a well controlled delay which will track other logic gates.
申请公布号 US6366140(B1) 申请公布日期 2002.04.02
申请号 US19990345885 申请日期 1999.07.01
申请人 VITESSE SEMICONDUCTOR CORPORATION 发明人 WARWAR GREG
分类号 H03K19/0948;H03K19/017;H03K19/0185;(IPC1-7):H03B1/00;H03K3/00 主分类号 H03K19/0948
代理机构 代理人
主权项
地址