发明名称 Voltage reference generation circuit and power source incorporating such circuit
摘要 A voltage reference generation circuit is disclosed including a voltage reference generating stage and a voltage reference output stage, in which a depletion-mode MOS transistor and an enhancement-mode MOS transistor are connected in series, and the junction formed between these MOS transistors serves as an output terminal for outputting a voltage to be input to the voltage reference output stage. In the output stage, two enhancement-mode MOS transistors having the same channel dopant profile are connected in series between a power source and the ground, the gate of one MOS transistor is connected to the output terminal of the generating stage, the gate and drain of the other MOS transistor are interconnected, and the junction formed between these MOS transistors serves as an output terminal for a voltage reference. In addition, each of the enhancement-mode MOS transistors is provided with a floating gate having a different threshold voltage depending on, the coupling coefficient between the floating gate and a gate, the amount of charge input to the floating gate, the kind of dielectric material included in the gate, or the thickness of a gate oxide layer, which is suitably utilized to supply reference voltages with improved stability to fluctuations in operating temperatures or processing parameters.
申请公布号 US2002036488(A1) 申请公布日期 2002.03.28
申请号 US20010884922 申请日期 2001.06.21
申请人 UEDA YOSHINORI 发明人 UEDA YOSHINORI
分类号 G05F3/24;(IPC1-7):G05F3/16 主分类号 G05F3/24
代理机构 代理人
主权项
地址