发明名称 DIGITAL CLOCK MULTIPLIER AND DIVIDER WITH SYNCHRONIZATION
摘要 <p>A digital variable clocking circuit is provided. The variable clocking circuit is configured to receive an input clock signal and to generate an output clock signal having an output clock frequency equal to the frequency of the input clock signal multiplied by a multiplier M and divided by a divisor D. In one embodiment of the present invention, the average frequency of the output clock signal during a concurrence period is equal to the selected frequency because the active edge of the output clock signal is triggered by the rising edge of the reference clock signal during a concurrence. Furthermore, the waveform of the output clock signal is shaped to approximate the waveform of an ideal output clock signal by selectively inserting delays distributed throughout the concurrence period using a Modulo-M delta sigma circuit. The modulo-M delta sigma circuit, which receives modulo value M, a pulse value P, and a clock signal, generates an output signal that includes P pulses spread across M clock periods.</p>
申请公布号 WO2002019526(A1) 申请公布日期 2002.03.07
申请号 US2001008481 申请日期 2001.03.15
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址