发明名称 Field effect transistor with reduced narrow channel effect
摘要 In a field effect transistor, an element isolation trench is formed around the element region on the major surface of a silicon substrate. A gate electrode is formed on the major surface in the element region via a gate insulating film. Source and drain regions are formed on the major surface of the element region to oppose via a channel region under the gate electrode. The channel region has a main portion having an upper surface at a level higher than the upper end portion of a trench side wall, and a side portion having an upper surface tilting downward from the main portion to the upper end portion of the trench side wall. The dopant impurity in the channel region has a concentration peak located at a level lower than the upper end portion of the trench side wall. The distance from the upper surface of the main portion to the concentration peak is larger than that from the upper surface of the side portion to the peak.
申请公布号 US2002027245(A1) 申请公布日期 2002.03.07
申请号 US20010878339 申请日期 2001.06.12
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 NOGUCHI MITSUHIRO
分类号 H01L29/78;H01L21/336;H01L21/762;H01L29/10;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L29/78
代理机构 代理人
主权项
地址