发明名称 Data processing system utilizing multiple resister loading for fast domain switching
摘要 A processor (40) in a data processing system simultaneously loads multiple registers (60) with a single value for fast domain switching. A domain switch instruction asserts a register block write signal (112) along with the register write signal (116) when block writing the single value to the set of registers (60). Register address lines (110, 111) are decoded in two sets: a first set of decoded address lines (110) specifying a block of registers; and the second set (111) specifying one register in the block of registers. When the register block write signal (112) is asserted during a register write, the second set of decoded address lines (111) are ignored, and all registers in the block of registers (60) selected by the first set of decoded address lines (110) are simultaneously loaded with a common value. Additional drive requirements are solved either by adding a buffer (226) to each register bit, or by disabling (228) the feedback path (215) in each register bit during block writes.
申请公布号 US6351807(B1) 申请公布日期 2002.02.26
申请号 US19980160904 申请日期 1998.09.25
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 YODER RON W.;GUENTHNER RUSSELL W.;SHELLY WILLIAM A.;CONWAY ERIC EARL;SHAIEK BOUBAKER;RABEL CLAUDE
分类号 G06F9/30;G06F9/312;(IPC1-7):G06F9/35;G06F9/355;G06F12/08;G06F12/06 主分类号 G06F9/30
代理机构 代理人
主权项
地址