发明名称 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts
摘要 An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench cap layer of silicon nitride. The silicon nitride passivating trench cap is utilized in the formation of borderless or "unframed" electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride trench cap layer remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench cap. This method of forming borderless contacts with a passivating trench cap in a partially recessed trench isolation scheme improves device reliability since it prevents electrically short circuiting of the P-N junction and lowers the overall diode leakage. Furthermore, the use of the silicon nitride trench cap protects the underlying STI trench oxide during subsequent cleaning process steps. In addition, the nitride cap protects the STI oxide from excessive recess formation and prevents the exposure of STI seams, in addition to minimizing transistor junction leakage.
申请公布号 US6350661(B2) 申请公布日期 2002.02.26
申请号 US20010882682 申请日期 2001.06.18
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 LIM CHONG WEE;LIM ENG HUA;SIAH SOH YUN;LEE KONG HEAN;LOW CHUN HUI
分类号 H01L21/762;(IPC1-7):H01L21/76 主分类号 H01L21/762
代理机构 代理人
主权项
地址