发明名称 Low power consumption integrated circuit delay locked loop and method for controlling the same
摘要 A low power consumption delay locked loop for integrated circuit devices wherein a wider frequency range of operation is achieved by matching the delay of the clock comparison function of the phase detector to the slow operating condition of the programmable delay. In a particular embodiment, this may be effectuated by incorporating at least one additional flip-flop section in the phase detector circuit and more than one such section may be utilized depending on the operating targets of maximum frequency and frequency range. By latching the phase detector outputs through the use of a fast/slow latch circuit, a minimum control pulse is defined which allows a unitized change on the voltage signals that control the programmable delay in a voltage controlled delay line. This also improves efficiency and reduces power consumption by eliminating switching current through transistors that control the voltage levels determining the programmable delay.
申请公布号 US6346839(B1) 申请公布日期 2002.02.12
申请号 US20000542509 申请日期 2000.04.03
申请人 MOSEL VITELIC INC. 发明人 MNICH THOMAS MICHAEL
分类号 G11C7/22;H03L7/081;H03L7/089;(IPC1-7):H03L7/06 主分类号 G11C7/22
代理机构 代理人
主权项
地址