发明名称 Internal clock generator generating an internal clock signal having a phase difference with respect to an external clock signal
摘要 An internal clock generation circuit according to the present invention comprises a phase comparator, a shift register, a filter, a monitor circuit, and a plurality of delay lines such as first and second delay lines. The first delay line has delay steps each larger than that of the second delay line. The first delay line is first used to generate a clock minimized in phase difference with respect to an external clock. The clock signal is inputted to the second delay line to perform fine adjustment to the phase difference.
申请公布号 US2002005746(A1) 申请公布日期 2002.01.17
申请号 US20010950666 申请日期 2001.09.13
申请人 KONDO TAKAKO 发明人 KONDO TAKAKO
分类号 G06F1/10;G11C11/407;H03K5/13;H03L7/081;H04L7/033;(IPC1-7):H03H11/26 主分类号 G06F1/10
代理机构 代理人
主权项
地址