发明名称 Method and apparatus for testing high performance circuits
摘要 A method for at-speed testing high-performance digital systems and circuits having combinational logic and memory elements that may be both scannable and non-scannable is performed by enabling at least two clock pulses during a capture sequence following a shift sequence. The method provides for initialization of any non-scannable memory elements via the scannable memory elements at the beginning of the test before an at-speed test is performed. During initialization, control logic generates a signal to disable the generation of system clock pulses for capture. Instead, only one clock cycle derived from the test clock or a system clock is generated to initialize the non-scannable elements. The number of shift sequences required depends on the maximum number of non-scannable elements that must be traversed between two scannable memory elements. During the same initialization period, the output response analyzer is disabled since unknown data values will present in the stream of data shifted out. A test controller is clocked a test clock and includes a clock generation module for generating shift and capture clocks. The test clock can be an independent and asynchronous clock or derived from the system clock. The test can also be performed by using only the test clock in the case only the test clock is available or for diagnostic and debug purposes.
申请公布号 AU6887201(A) 申请公布日期 2002.01.08
申请号 AU20010068872 申请日期 2001.06.15
申请人 LOGICVISION, INC. 发明人 BENOIT NADEAU-DOSTIE;FADI MAAMARI;DWAYNE BUREK;JEAN-FRANCOIS COTE
分类号 G01R31/28;G01R31/3185;G11C29/56;H01L21/822;H01L27/04;H03K19/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址