发明名称 Semiconductor device having redundancy circuit
摘要 A semiconductor memory such as a dynamic random access memory (DRAM), having a memory array which is divided into memory mats and a storage capacity of 16 M bits or more, features a defect recovery scheme through employing a redundancy circuit. The memory array in the memory has a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells. The redundancy circuit includes a comparing circuit having programmable elements which function as a memory for storing therein a defective address existing in the memory array. The programmable elements of the redundancy circuit can be programmed in accordance with any of a number of different types of defect modes. In accordance with this, each comparing circuit of the redundancy circuit compares information (data) inputted therein, for example, the column and row addresses which may be under the control of an address multiplex system, with that programmed in the programmable elements of the comparing circuit. On the basis of this comparison, an appropriate defect recovery is effected
申请公布号 US6337817(B1) 申请公布日期 2002.01.08
申请号 US20000633271 申请日期 2000.08.04
申请人 HITACHI, LTD. 发明人 HORIGUCHI MASASHI;ETOH JUN;AOKI MASAKAZU;ITOH KIYOO
分类号 G11C5/00;G11C7/00;G11C8/00;G11C29/00;(IPC1-7):G11C7/00 主分类号 G11C5/00
代理机构 代理人
主权项
地址