发明名称 Semiconductor arithmetic circuit and data processing device
摘要 A semiconductor device capable of executing size comparison operations on a plurality of data at high speed and in real time and using simple circuitry. An inverter circuit group is used containing a plurality of inverter circuits constructed using neuron MOS transistors. Predetermined signal voltages are applied from the exterior to the first input gates of the inverter circuits, and the output signals of all inverters contained in the inverter circuit group are inputted into a first logical arithmetic circuit and a second logical arithmetic circuit, and the output signal of the first logical arithmetic circuit is inputted into a third logical arithmetic circuit controlled by the output signal of the second logical arithmetic circuit, and the output of the third logical arithmetic circuit is fed back to the second input gates of the inverter circuits contained in the inverter circuit group. Bye use of the output signals of the inverter circuit groups, the position having the maximum voltage among the signal voltages inputted into the inverter circuit groups is specified.
申请公布号 US6334120(B1) 申请公布日期 2001.12.25
申请号 US19980041531 申请日期 1998.03.13
申请人 SHIBATA TADASHI;OHMI TADAHIRO 发明人 SHIBATA TADASHI;OHMI TADAHIRO;MORIMOTO TATSUO
分类号 G06F7/02;G06G7/12;G06N3/063;H01L21/8247;H01L27/115;H01L29/78;H01L29/788;H01L29/792;H03K19/20;(IPC1-7):G06F15/18;H03K19/096;H03K17/16 主分类号 G06F7/02
代理机构 代理人
主权项
地址