发明名称 Method for fabricating an integrated circuit capacitor
摘要 A method for fabricating a MIM capacitor of a MDL logic or analog circuit of a semiconductor device. A conductivity layer is formed on a semiconductor substrate having a first inter-level insulating layer. A capping metal layer having an etching rate higher than an oxide layer is formed on the conductivity layer. A lower electrode comprising a "conductivity layer/capping metal layer" deposition is formed by selectively etching the capping metal layer and the conductivity layer in order to expose a predetermined part of the surface of the first inter-level insulating layer. A second inter-level insulating layer is formed on the first inter-level insulating layer covering the lower electrode. A via hole is formed by selectively etching both the second inter-level insulating layer and the lower electrode thereby to expose a portion of the lower electrode so that a tapered capping metal layer remains along the lower edges of the via hole. A dielectric layer, devoid of step coverage defects and concentrated electric fields, is inserted in the via hole between the lower and upper electrodes thereby preventing current leakage and short circuits at portions of the dielectric layer. This has the beneficial effect of substantially improving product yield and reliability.
申请公布号 US6333224(B1) 申请公布日期 2001.12.25
申请号 US20000547711 申请日期 2000.04.11
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 LEE KI-YOUNG
分类号 H01L21/8242;H01L21/02;(IPC1-7):H01L21/824;H01L21/20;H01L21/476 主分类号 H01L21/8242
代理机构 代理人
主权项
地址