发明名称 IC INTERCONNECT STRUCTURES AND METHODS FOR MAKING SAME
摘要 Methods and structures are disclosed for advanced interconnects in sub-micron and sub-half-micron integrated circuit devices fabricated using a single damascene process. A dielectric etch-stop layer (e.g., silicon nitride) is deposited subsequent to rather than prior to CMP processing of the previous metallization layer (e.g., the conductive plug). This scheme effectively eliminates the effect of CMP-induced erosion on the etch-stop layer and therefore allows an extremely thin etch stop to be used. Moreover, a high etch-selectivity can be obtained for the trench etch, and all etch-stop material is removed from beneath the interconnect metal, thereby reducing parasitic effects. A patterned dielectric layer is used as a metal cap in place of the standard blanket silicon nitride layer, thus preventing the formation of blisters and bubbles associated with trapped moisture and gasses, and reducing interconnect capacitance.
申请公布号 WO0019524(A9) 申请公布日期 2001.12.13
申请号 WO1999US22567 申请日期 1999.09.30
申请人 CONEXANT SYSTEMS, INC. 发明人 ZHAO, BIN;BRONGO, MAUREEN, R.
分类号 H01L21/768;H01L23/532;(IPC1-7):H01L21/768;H01L23/522 主分类号 H01L21/768
代理机构 代理人
主权项
地址