发明名称 Segmented architecture for wafer test & burn-in
摘要 An apparatus for simultaneously testing or burning in a large number of the integrated circuit chips on a product wafer includes probes mounted on a first board and tester chips mounted on a second board, there being electrical connectors connecting the two boards. The tester chips are for distributing power to the product chips or for testing the product chips. The probes and thin film wiring to which they are attached are personalized for the pad footprint of the particular wafer being probed. The base of the first board and the second board both remain the same for all wafers in a product family. The use of two boards provides that the tester chip is kept at a substantially lower temperature than the product chips during burn-in to extend the lifetime of tester chips. A gap can be used as thermal insulation between the boards, and the gap sealed and evacuated for further thermal insulation. Evacuation also provides atmospheric pressure augmentation of contact for connection between boards and contact to wafer. Probes for parallel testing of chips are arranged in crescent shaped stripes to significantly increase tester throughput as compared with probes arranged in an area array.
申请公布号 US2001050567(A1) 申请公布日期 2001.12.13
申请号 US20010887211 申请日期 2001.06.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BACHELDER THOMAS W.;BARRINGER DENNIS R.;CONTI DENNIS R.;CRAFTS JAMES M.;GARDELL DAVID L.;GASCHKE PAUL M.;LAFORCE MARK R.;PERRY CHARLES H.;SCHMIDT ROGER R.;VAN HORN JOSEPH J.;WHITE WADE H.
分类号 G01R31/28;(IPC1-7):G01R31/02 主分类号 G01R31/28
代理机构 代理人
主权项
地址