发明名称 Bias generator for a four transistor load less memory cell
摘要 The present invention is a current-mirror-based bias generator for a load less four transistor SRAM as well as associated methods of controlling or modifying the current conducted by the access transistors of such an SRAM. The present invention may be thought of as an adjustable temperature coefficient, bias generator that references, via a current mirror, a reference bank of SRAM cells. The bank of reference cells provides an indication of the necessary conduction characteristics (e.g., gate to source voltage) of the access transistors under various conditions. By applying a bias voltage to the word line the desired current is sourced from the digit line. The bank of reference SRAM cells inherently compensates for process variations. The adjustable temperature coefficient bias generator allows the current sourced by the digit lines to vary greatly as a result of temperature variations. Thus, the present invention compensates for both process variations and temperature variations.
申请公布号 US6330195(B2) 申请公布日期 2001.12.11
申请号 US20000732633 申请日期 2000.12.08
申请人 MICRON TECHNOLOGY, INC. 发明人 MARR KEN W.
分类号 G11C11/418;(IPC1-7):G11C16/04 主分类号 G11C11/418
代理机构 代理人
主权项
地址