发明名称 Self aligned method of forming a semiconductor memory array of floating gate memory cells and a memory array made thereby
摘要 A self aligned method of forming a semiconductor memory array of floating gate memory cells in a semiconductor substrate has a plurality of spaced apart isolation regions on the substrate substantially parallel to one another. An active region is between each pair of adjacent isolation regions. The active and isolation regions are formed in parallel and in the column direction. In the row direction, strips of spaced apart silicon nitride are formed. A source line plug is formed between adjacent pairs of silicon nitride and is in contact with a first region in the active regions, and the isolation regions. The strips of silicon nitride are removed and isotropically etched. In addition, the materials beneath the silicon nitride are also isotropically etched. Polysilicon spacers are then formed in the row direction parallel to the source line plug and adjacent to the floating gates. A second region is formed between adjacent, spaced apart, control gates. A bit line is formed in the bit line direction contacting the second region in the space between the control gates.
申请公布号 US6329685(B1) 申请公布日期 2001.12.11
申请号 US19990401173 申请日期 1999.09.22
申请人 SILICON STORAGE TECHNOLOGY, INC. 发明人 LEE DANA
分类号 H01L21/8247;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):H01L29/72 主分类号 H01L21/8247
代理机构 代理人
主权项
地址