发明名称 System for linearizing a programmable delay circuit
摘要 A random access memory (RAM) having N addressable storage locations is addressed by input data specifying a signal delay, and the RAM reads out control data controlling the delay of a delay circuit. A linearization system automatically adjusts the value of the control data stored at each of the RAM's N addresses so that the delay provided by the delay circuit is a linear function of the value of the input data. The linearization system provides two periodic reference signals ("beat" and "clock") wherein the period PB of the beat signal and the period PC of the clock signal are related by the expression PB=PC(N+1)/N. The linearization system iteratively adjusts the control data stored at each RAM address so that when the RAM continuously reads out the control data stored at the Kth RAM address, the Kth edge of the beat signal and every Nth edge thereafter substantially coincides with an edge of the delay circuit output signal.
申请公布号 US6330197(B1) 申请公布日期 2001.12.11
申请号 US20000628702 申请日期 2000.07.31
申请人 CREDENCE SYSTEMS CORPORATION 发明人 CURRIN JEFFREY D.;HERBOLD JACOB;REDDY MANOHARI;DAHL MARK;KUGLIN PHILIP T.
分类号 G11C7/22;H03L7/081;(IPC1-7):G11C7/00 主分类号 G11C7/22
代理机构 代理人
主权项
地址