发明名称 Semiconductor device
摘要 Provided is a semiconductor memory having a layout structure in which a memory cell has excellent patterning controllability. A pattern of element components (active regions 10 to 15 and 21 to 23 and polysilicon regions 31 to 42) of a memory cell for one memory cell unit of a memory cell array region 1 is identical to that of a dummy cell of a peripheral dummy cell region 3, and both patterns present a line symmetrical relationship with respect to a boundary line BC1. In addition, a pattern of the memory cell for one memory cell unit of the memory cell array region 1 is identical to that of a dummy cell of a power wiring region 2, and both patterns present a line symmetrical relationship with respect to a boundary line BC2.
申请公布号 US6327166(B1) 申请公布日期 2001.12.04
申请号 US20000651322 申请日期 2000.08.31
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 ITOH NIICHI;NAKASE YASUNOBU;WATANABE TETSUYA;MORISHIMA CHIKAYOSHI
分类号 H01L27/10;H01L21/8242;H01L27/108;(IPC1-7):G11C5/02 主分类号 H01L27/10
代理机构 代理人
主权项
地址