发明名称 Process, voltage, temperature independent switched delay compensation scheme
摘要 A delay compensation circuit for a delay locked loop which includes a main delay line having a fine delay line comprising fine delay elements and a coarse delay line comprising coarse delay elements, the main delay line being controlled by a controller, the delay compensation circuit comprising: an adjustable fine delay for modeling a coarse delay element, a counter for controlling the adjustable fine delay to a value which is substantially the same as that of a coarse delay element, a circuit for applying a representation of the system clock to the delay compensation circuit, and a circuit for applying the fine delay count from the counter to the controller for adjusting the fine delay line of the main delay line to a value which is substantially the same as that of a coarse delay element of the main delay line.
申请公布号 US6327318(B1) 申请公布日期 2001.12.04
申请号 US19980106755 申请日期 1998.06.30
申请人 MOSAID TECHNOLOGIES INCORPORATED 发明人 BHULLAR GURPREET;ALLAN GRAHAM
分类号 H03L7/081;H03L7/089;(IPC1-7):H03D3/24 主分类号 H03L7/081
代理机构 代理人
主权项
地址