发明名称 Intelligent gate-level fill methods for reducing global pattern density effects
摘要 The present invention provides methods for intelligently filling a gate layer with dummy fill patterns to produce a target pattern density. A gate layout defining gate areas on the gate layer is provided along with a diffusion layout defining active diffusion areas over a semiconductor substrate. For the gate layout, a pattern density is determined. Then, the areas not occupied by the gate areas and the diffusion areas are determined. Additionally, a range of pattern densities is provided in a set of predefined fill patterns with each predefined fill pattern having a plurality of dummy fill patterns and being associated with a pattern density within the provided range of pattern densities. Among the set of predefined fill patterns, a predefined fill pattern is selected for producing the target pattern density. Then, the gate layer is filled by placing the dummy fill patterns of the selected predefined fill pattern in the areas not occupied by the gate areas and the diffusion areas. In so doing, the target pattern density is provided in the gate layer when combined with the pattern density of the gate layout.
申请公布号 US6323113(B1) 申请公布日期 2001.11.27
申请号 US19990466988 申请日期 1999.12.10
申请人 PHILIPS ELECTRONICS NORTH AMERICA CORPORATION 发明人 GABRIEL CALVIN T.;ZHENG TAMMY D.;BOTHRA SUBHAS;SUR, JR. HARLAN L.
分类号 H01L23/52;H01L21/3205;H01L21/762;H01L21/82;H01L21/822;H01L21/8234;H01L27/02;H01L27/04;H01L27/088;(IPC1-7):H01L21/20 主分类号 H01L23/52
代理机构 代理人
主权项
地址