发明名称 Method for suppressing narrow width effects in CMOS technology
摘要 In an example embodiment, a method for manufacturing a semiconductor device having shallow trench isolation comprises forming a trench region in a substrate having a substantially planar bottom, a first and second sidewall. In the trench region, the method forms a dielectric liner on the bottom and the first and second sidewalls. The dielectric liner is a silicon nitride compound. The dielectric liner minimizes the anomalous increases in threshold voltage with width (Vt versus W) owing to transient enhanced up-diffusion of the channel profile induced by source/drain implant damage. In addition, the anomalous increase in Vt versus W associated with the formation of an interstitial gradient in sub-micron devices is reduced. By using a nitrided liner, Vt roll off due to boron segregation is also minimized.
申请公布号 US6313011(B1) 申请公布日期 2001.11.06
申请号 US19990428733 申请日期 1999.10.28
申请人 KONINKLIJKE PHILIPS ELECTRONICS N.V. (KPENV) 发明人 NOURI FARAN
分类号 H01L21/76;H01L21/762;H01L27/08;(IPC1-7):H01L21/76 主分类号 H01L21/76
代理机构 代理人
主权项
地址