发明名称 DIGITAL PHASE CONTROL CIRCUIT
摘要 <p>PURPOSE: To provide a high resolution digital phase control circuit of power- saving and small area type where increase in power consumption and in the circuit occupied area are minimized. CONSTITUTION: The digital phase control circuit 10 consists of a voltage controlled delay line VCDL1 where delay buffers G1-G10 whose propagation delay time is 160 ps are connected in cascade, a voltage controlled delay line VCDL2 where delay buffers H1-H8 whose propagation delay time is 200 ps are connected in cascade, a selection circuit S2 that extracts a clock signal from any stage of the voltage controlled delay line VCDL1 and outputs the signal to a first stage of the voltage controlled delay line VCDL2, and a selection circuit S3 that extracts and outputs a clock signal from any stage of the voltage controlled delay line VCDL2. Delay locked loops DLL1, DLL2 apply feedback control to the voltage controlled delay line VCDL1 and the second voltage controlled delay line VCDL2 to control the phase of a clock signal where the difference of 40 ps between the 160 ps and the 200 ps is used for the resolution.</p>
申请公布号 KR20010095133(A) 申请公布日期 2001.11.03
申请号 KR20010016754 申请日期 2001.03.30
申请人 NEC CORPORATION 发明人 WATARAI SEIICHI
分类号 G06F1/06;H03K5/13;H03L7/00;H03L7/07;H03L7/081;H03L7/089;H04L7/02;(IPC1-7):H03L7/00 主分类号 G06F1/06
代理机构 代理人
主权项
地址