发明名称 Selectable dual mode test access port method and apparatus
摘要 Two common varieties of test interfaces exist for ICs and/or cores, the IEEE 1149.1 Test Access Port (TAP) interface and internal scan test ports. The TAP serves as a serial communication port for accessing a variety of circuitry including; IEEE 1149.1 boundary scan circuitry, built in self test circuitry, internal scan circuitry, IEEE 1149.4 mixed signal test circuitry, IEEE P5001 in-circuit emulation/debug circuitry, and IEEE P1532 in-system programming circuitry. Internal scan test ports serve as a serial communication port for primarily accessing internal scan circuitry within ICs and cores. Today, the TAP and internal scan test ports are typically viewed as being separate test interfaces, each utilizing different IC pins and/or core terminals. The need for different IC pins and/or core terminals is overcome by an interface in accordance with the invention that allows the TAP and internal scan test ports to be merged so they both can co-exist and operate from the same set of IC pins and/or core terminals. Further, this interface allows merged TAP and scan test port interfaces to be selected individually or in groups.
申请公布号 US2001037479(A1) 申请公布日期 2001.11.01
申请号 US20010845562 申请日期 2001.04.30
申请人 WHETSEL LEE D. 发明人 WHETSEL LEE D.
分类号 G01R31/3185;(IPC1-7):G01R31/28 主分类号 G01R31/3185
代理机构 代理人
主权项
地址