发明名称 DC OFFSET AND BIT TIMING SYSTEM AND METHOD FOR USE WITH A WIRELESS TRANSCEIVER
摘要 <p>An offset estimation and bit timing system and method. The inventive offset estimation system includes a first circuit for receiving and correlating a transmitted signal and generating a trigger signal in response thereto. A second circuit accumulates the received signal and provides a second signal on receipt of the trigger signal. The second signal is then converted to an offset error signal. In an illustrative implementation, the offset estimatio n system is implemented in a Bluetooth-enabled wireless receiver adapted to receive a signal transmitted with a known bit pattern. The received signal includes a plurality of messages, each message having at least one access co de and each access code having a predetermined pattern therein for at least a portion thereof. The offset estimation system analyses the bit pattern and detects the DC offset in the received signal. The error signal is converted to analog and used as a reference input for the A/D converter. As an alternativ e, the error signal may be used to adjust the signal output by an intermediate frequency downconversion stage. The novel bit timing system includes a first circuit for receiving and correlating the first signal with a set of weights and providing a correlated signal in response thereto. The weights are chose n to achievethe highest correlation with respect to the predetermined bit pattern in the transmitted signal. A second circuit is included for identifying a peak in the correlated signal and providing a bit timing outpu t signal in response thereto. The bit timing output signal is then used by a data bit sampler for sampling data in the first signal.</p>
申请公布号 CA2370577(A1) 申请公布日期 2001.10.25
申请号 CA20012370577 申请日期 2001.04.18
申请人 WIDCOMM, INC. 发明人 HSIEH, HSIANG-TSUEN;INDIRABHAI, JYOTHIS S.
分类号 H04L25/03;H04L7/04;H04L7/08;H04L12/56;H04L25/06;(IPC1-7):H04L27/00 主分类号 H04L25/03
代理机构 代理人
主权项
地址