发明名称 Adaptable circuit blocks for use in multi-block chip design
摘要 Techniques for increasing flexibility in use of virtual component blocks include a method for hardening a foundation block, a pin-unscrambling methodology for semi-hardened virtual component blocks, and parameterizable virtual component blocks. A method for hardening a foundation block and utilizing it in a circuit design comprises the steps of defining a virtual component foundation block, hardening an interior region of the foundation block including at least the critical timing components such as the system bus. The foundation block has a "soft collar" for allowing interface parameters to be specified when the foundation block is incorporated into a circuit design. In addition, the foundation block may comprise an internal, hierarchical clocking scheme for even clock distribution and optimum performance. For example, all internal clock delays may be padded, except the longest one, so that the clock signal arrives at all relevant reference points within the foundation block at the same time.
申请公布号 US2001034593(A1) 申请公布日期 2001.10.25
申请号 US20010766311 申请日期 2001.01.18
申请人 COOKE LAURENCE H.;VENKATRAMANI KUMAR 发明人 COOKE LAURENCE H.;VENKATRAMANI KUMAR
分类号 G01R31/3183;G01R31/3185;G06F1/10;G06F9/45;G06F17/50;(IPC1-7):G06F9/455 主分类号 G01R31/3183
代理机构 代理人
主权项
地址